Part Number Hot Search : 
IRFC210R 14305 0APBF TS7818CZ REF01 08200 HMC374E RA78K0S
Product Description
Full Text Search
 

To Download CAT5269YI-50TE13 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 CAT5269
Dual Digitally Programmable Potentiometers (DPPTM) with 256 Taps and 2-wire Interface
FEATURES
s Two linear taper digitally programmable poten-
H
GEN FR ALO
EE
LE
A D F R E ETM
s Automatic recall of saved wiper settings at
tiometers
s 256 resistor taps per potentiometer s End to end resistance 50k or 100k s Potentiometer control and memory access via
power up
s 2.5 to 6.0 volt operation s Standby current less than 1
A
s 1,000,000 nonvolatile WRITE cycles s 100 year nonvolatile memory data retention s 24-lead SOIC and TSSOP packages s Industrial temperature range
2-wire interface (I2C like)
s Low wiper resistance, typically 100 s Nonvolatile memory storage for up to four
wiper settings for each potentiometer
DESCRIPTION
The CAT5269 is two digitally programmable potentiometers (DPPsTM) integrated with control logic and 18 bytes of NVRAM memory. Each DPP consists of a series of resistive elements connected between two externally accessible end points. The tap points between each resistive element are connected to the wiper outputs with CMOS switches. A separate 8-bit control register (WCR) independently controls the wiper tap switches for each DPP. Associated with each wiper control register are four 8-bit non-volatile memory data registers (DR) used for storing up to four wiper settings. Writing to the wiper control register or any of the non-volatile data registers is via a 2-wire serial bus. On power-up, the contents of the first data register (DR0) for each of the four potentiometers is automatically loaded into its respective wiper control registers. The CAT5269 can be used as a potentiometer or as a two terminal, variable resistor. It is intended for circuit level or system level adjustments in a wide variety of applications. It is available in the -40C to 85C industrial operating temperature range and offered in a 24-lead SOIC and TSSOP packages.
PIN CONFIGURATION
SOIC Package (J, W) TSSOP Package (U, Y)
NC A0 NC NC NC NC VCC R L0 R H0 RW0 A2 WP 1 2 3 4 5 6 7 8 9 10 11 12 24 23 22 21 20 CAT 19 5269 18 17 16 15 14 13 A3 SCL NC NC NC NC GND R W1 R H1 R L1 A1 SDA
FUNCTIONAL DIAGRAM
RH0 RH1
SCL SDA
2-WIRE BUS INTERFACE
WIPER CONTROL REGISTERS
R W0
WP
R W1
A0 A1 A2 A3
CONTROL LOGIC
NONVOLATILE DATA REGISTERS
RL0 RL1
(c) 2004 by Catalyst Semiconductor, Inc. Characteristics subject to change without notice
1
Document No. 2123, Rev. B
CAT5269
PIN DESCRIPTION
Pin (SOIC)
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
PIN DESCRIPTIONS
SCL: Serial Clock The CAT5269 serial clock input pin is used to clock all data transfers into or out of the device. SDA: Serial Data The CAT5269 bidirectional serial data pin is used to transfer data into and out of the device. The SDA pin is an open drain output and can be wire-Ored with the other open drain or open collector I/Os. A0, A1, A2, A3: Device Address Inputs These inputs set the device address when addressing multiple devices. A total of sixteen devices can be addressed on a single bus. A match in the slave address must be made with the address input in order to initiate communication with the CAT5269. RH, RL: Resistor End Points The two sets of RH and RL pins are equivalent to the terminal connections on a mechanical potentiometer. RW: Wiper The RW pins are equivalent to the wiper terminal of a mechanical potentiometer. WP: Write Protect Input WP The WP pin when tied low prevents non-volatile writes to the data registers (change of wiper control register is allowed) and when tied high or left floating normal read/write operations are allowed. See Write Protection on page 7 for more details.
Name
NC A0 NC NC NC NC VCC RL0 RH0 RW0 A2 WP SDA A1 RL1 RH1 RW1 GND NC NC NC NC SCL A3
Function
No Connect Device Address, LSB No Connect No Connect No Connect No Connect Supply Voltage Low Reference Terminal for Potentiometer 0 High Reference Terminal for Potentiometer 0 Wiper Terminal for Potentiometer 0 Device Address Write Protection Serial Data Input/Output Device Address Low Reference Terminal for Potentiometer 1 High Reference Terminal for Potentiometer 1 Wiper Terminal for Potentiometer 1 Ground No Connect No Connect No Connect No Connect Bus Serial Clock Device Address
DEVICE OPERATION
The CAT5269 is two resistor arrays integrated with a 2-wire serial interface, two 8-bit wiper control registers and eight 8-bit, non-volatile memory data registers. Each resistor array contains 255 separate resistive elements connected in series. The physical ends of each array are equivalent to the fixed terminals of a mechanical potentiometer (RH and RL). The tap positions between and at the ends of the series resistors are connected to the output wiper terminals (RW)by a CMOS transistor switch. Only one tap point for each potentiometer is connected to its wiper terminal at a time and is determined by the value of the wiper control register. Data can be read or written to the wiper control registers or the non-volatile memory data registers via the 2-wire bus. Additional instructions allow data to be transferred between the wiper control registers and each respective potentiometer's non-volatile data registers. Also, the device can be instructed to operate in an "increment/decrement" mode.
Document No. 2123, Rev. B
2
CAT5269
ABSOLUTE MAXIMUM RATINGS*
Temperature Under Bias ................. -55C to +125C Storage Temperature ....................... -65C to +150C Voltage on any Pin with Respect toVSS(1)(2) ................ -2.0V to +VCC +2.0V VCC with Respect to Ground ............... -2.0V to +7.0V Package Power Dissipation Capability (Ta = 25C) ................................... 1.0W Lead Soldering Temperature (10 secs) ............ 300C Wiper Current .................................................... +6mA
*COMMENT
Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions outside of those listed in the operational sections of this specification is not implied. Exposure to any absolute maximum rating for extended periods may affect device performance and reliability.
Recommended Operating Conditions: VCC = +2.5V to +6.0V Temperature Industrial Min -40C Max 85C
Note: (1) The minimum DC input voltage is -0.5V. During transitions, inputs may undershoot to -2.0V for periods of less than 20 ns. Maximum DC voltage on output pins is VCC +0.5V, which may overshoot to VCC +2.0V for periods of less than 20 ns. (2) Latch-up protection is provided for stresses up to 100 mA on address and data pins from -1V to VCC +1V.
POTENTIOMETER CHARACTERISTICS (Over recommended operating conditions unless otherwise stated.) Symbol RPOT RPOT Parameter Potentiometer Resistance (100K) Potentiometer Resistance (50K) Potentiometer Resistance Tolerance RPOT Matching Power Rating IW RW RW VTERM VN Wiper Current Wiper Resistance Wiper Resistance Voltage on any RH or RL Pin Noise Resolution Absolute Linearity (2) Relative Linearity (3) TCRPOT TCRATIO CH/CL/CW fc Temperature Coefficient of RPOT Ratiometric Temp. Coefficient Potentiometer Capacitances Frequency Response 10/10/25 0.4 +300 20 0.4 +1 +0.2 VSS 200 100 Min. Limits Typ. 100 50 +20 1 50 +3 300 150 VCC Max. Units k k % % mW mA V nV/Hz % LSB (4) LSB (4) ppm/C ppm/C pF MHz Rw(n)(actual)-R(n)(expected)(5) Rw(n+1)-[Rw(n)+LSB](5) (1) (1) (1) RPOT = 50K(1) IW = +3mA @ VCC = 3V IW = +3mA @ VCC = 5V VSS = 0V (1) 25C, each pot Test Conditions
Note: (1) This parameter is tested initially and after a design or process change that affects the parameter. (2) Absolute linearity is utilitzed to determine actual wiper voltage versus expected voltage as determined by wiper position when used as a potentiometer. (3) Relative linearity is utilized to determine the actual change in voltage between two successive tap positions when used as a potentiometer. It is a measure of the error in step size. (4) LSB = RTOT / 255 or (RH - RL) / 255, single pot (5) n = 0, 1, 2, ..., 255
3
Document No. 2123, Rev. B
CAT5269
D.C. OPERATING CHARACTERISTICS VCC = +2.5V to +6.0V, unless otherwise specified. Symbol ICC1 ICC2 ISB ILI ILO VIL VIH VOL1 VOL2 Parameter Power Supply Current Power Supply Current Non-volatile WRITE Standby Current (VCC = 5.0V) Input Leakage Current Output Leakage Current Input Low Voltage Input High Voltage Output Low Voltage (VCC = 3.0V) Output Low Voltage (VCC = 1.8V) -1 Min Max 1 5 5 10 10 VCC x 0.3 0.4 0.5 VCC x 0.7 VCC + 1.0 Units mA mA A A A V V V V IOL = 3 mA IOL = 1.5 mA Test Conditions fSCL = 400 KHz, SDA Open VCC = 6 V, Input = GND fSCK = 400 KHz, SDA Open VCC = 6 V, Input = GND VIN = GND or VCC, SDA Open VIN = GND to VCC VOUT = GND to VCC
CAPACITANCE TA = 25C, f = 1.0 MHz, VCC = 5V Symbol CI/O CIN
(1) (1)
Test Input/Output Capacitance (SDA) Input Capacitance (A0, A1, A2, A3, SCL, WP)
Max. 8 6
Units pF pF
Conditions VI/O = 0V VIN = 0V
A.C. CHARACTERISTICS 2.5V-6.0V Symbol fSCL TI(1) tAA tBUF(1) tHD:STA tLOW tHIGH tSU:STA tHD:DAT tSU:DAT tR(1) tF(1) tSU:STO tDH Parameter Clock Frequency Noise Suppression Time Constant at SCL, SDA Inputs SLC Low to SDA Data Out and ACK Out Time the bus must be free before a new transmission can start Start Condition Hold Time Clock Low Period Clock High Period Start Condition SetupTime (for a Repeated Start Condition) Data in Hold Time Data in Setup Time SDA and SCL Rise Time SDA and SCL Fall Time Stop Condition Setup Time Data Out Hold Time 0.6 100 1.2 0.6 1.2 0.6 0.6 0 50 0.3 300 Min. Max. 400 200 1 Units kHz ns s s s s s s ns ns s ns s ns
Note: (1) This parameter is tested initially and after a design or process change that affects the parameter.
Document No. 2123, Rev. B
4
CAT5269
POWER UP TIMING (1)(2) Symbol Parameter tPUR tPUW Power-up to Read Operation Power-up to Write Operation
Max. 1 1
Units ms ms
XDCP TIMING Symbol Parameter tWRPO tWRL Wiper Response Time After Power Supply Stable Wiper Response Time After Instruction Issued
Min 5 5
Max 10 10
Units s s
WRITE CYCLE LIMITS Symbol tWR
Parameter
Max. 5
Units ms
Write Cycle Time
The write cycle is the time from a valid stop condition of a write sequence to the end of the internal program/erase cycle. During the write cycle, the bus interface circuits are disabled, SDA is allowed to remain high, and the device does not respond to its slave address. RELIABILITY CHARACTERISTICS Symbol NEND
(1)
Parameter Endurance Data Retention ESD Susceptibility Latch-Up
Min. 1,000,000 100 2000 100
Max.
Units Cycles/Byte Years Volts mA
Reference Test Method MIL-STD-883, Test Method 1033 MIL-STD-883, Test Method 1008 MIL-STD-883, Test Method 3015 JEDEC Standard 17
TDR(1) VZAP
(1)
ILTH(1)
Note: (1) This parameter is tested initially and after a design or process change that affects the parameter. (2) tPUR and tPUW are the delays required from the time VCC is stable until the specified operation can be initiated.
Figure 1. Bus Timing
tF tLOW SCL tSU:STA tHD:STA tHD:DAT tSU:DAT tSU:STO tHIGH tLOW tR
SDA IN tAA SDA OUT tDH tBUF
5
Document No. 2123, Rev. B
CAT5269
SERIAL BUS PROTOCOL
The following defines the features of the 2-wire bus protocol: (1) Data transfer may be initiated only when the bus is not busy. (2) During a data transfer, the data line must remain stable whenever the clock line is high. Any changes in the data line while the clock is high will be interpreted as a START or STOP condition. The device controlling the transfer is a master, typically a processor or controller, and the device being controlled is the slave. The master will always initiate data transfers and provide the clock for both transmit and receive operations. Therefore, the CAT5269 will be considered a slave device in all applications. START Condition The START Condition precedes all commands to the device, and is defined as a HIGH to LOW transition of SDA when SCL is HIGH. The CAT5269 monitors the SDA and SCL lines and will not respond until this condition is met. STOP Condition A LOW to HIGH transition of SDA when SCL is HIGH determines the STOP condition. All operations must end with a STOP condition.
After the Master sends a START condition and the slave address byte, the CAT5269 monitors the bus and responds with an acknowledge (on the SDA line) when its address matches the transmitted slave address. Acknowledge After a successful data transfer, each receiving device is required to generate an acknowledge. The Acknowledging device pulls down the SDA line during the ninth clock cycle, signaling that it received the 8 bits of data. The CAT5269 responds with an acknowledge after receiving a START condition and its slave address. If the device has been selected along with a write operation, it responds with an acknowledge after receiving each 8-bit byte. When the CAT5269 is in a READ mode it transmits 8 bits of data, releases the SDA line, and monitors the line for an acknowledge. Once it receives this acknowledge, the CAT5269 will continue to transmit data. If no acknowledge is sent by the Master, the device terminates data transmission and waits for a STOP condition.
WRITE OPERATIONS
In the Write mode, the Master device sends the START condition and the slave address information to the Slave device. After the Slave generates an acknowledge, the Master sends the instruction byte that defines the requested operation of CAT5269. The instruction byte consist of a four-bit opcode followed by two register selection bits and two pot selection bits. After receiving another acknowledge from the Slave, the Master device transmits the data to be written into the selected register. The CAT5269 acknowledges once more and the Master generates the STOP condition, at which time if a nonvolatile data register is being selected, the device begins an internal programming cycle to non-volatile memory. While this internal cycle is in progress, the device will not respond to any request from the Master device.
DEVICE ADDRESSING
The bus Master begins a transmission by sending a START condition. The Master then sends the address of the particular slave device it is requesting. The four most significant bits of the 8-bit slave address are fixed as 0101 for the CAT5269 (see Figure 5). The next four significant bits (A3, A2, A1, A0) are the device address bits and define which device the Master is accessing. Up to sixteen devices may be individually addressed by the system. Typically, +5V and ground are hard-wired to these pins to establish the device's address. Figure 2. Write Cycle Timing
SCL
SDA
8TH BIT BYTE n
ACK tWR STOP CONDITION START CONDITION ADDRESS
Document No. 2123, Rev. B
6
CAT5269
Acknowledge Polling The disabling of the inputs can be used to take advantage of the typical write cycle time. Once the stop condition is issued to indicate the end of the host's write operation, the CAT5269 initiates the internal write cycle. ACK polling can be initiated immediately. This involves issuing the start condition followed by the slave address. If the CAT5269 is still busy with the write operation, no ACK will be returned. If the CAT5269 has completed the write operation, an ACK will be returned and the host can then proceed with the next instruction operation.
WRITE PROTECTION
The Write Protection feature allows the user to protect against inadvertent programming of the non-volatile data registers. If the WP pin is tied to LOW, the data registers are protected and become read only. Similarly, the WP pin going low after start will interrupt a nonvolatile write to data registers, while the WP pin going low after an internal write cycle has stated will have no effect on any write operation (see also CAT5409 or CAT5259). The CAT5269 will accept both slave addresses and instructions, but the data registers are protected from programming by the device's failure to send an acknowledge after data is received.
Figure 3. Start/Stop Condition
SDA
SCL START CONDITION STOP CONDITION
Figure 4. Acknowledge Condition
SCL FROM MASTER
1
8
9
DATA OUTPUT FROM TRANSMITTER
DATA OUTPUT FROM RECEIVER START ACKNOWLEDGE
Figure 5. Slave Address Bits CAT5269
0 1 0 1 A3 A2 A1 A0
* **
A0, A1, A2 and A3 correspond to pin A0, A1, A2 and A3 of the device. A0, A1, A2 and A3 must compare to its corresponding hard wired input pins.
7
Document No. 2123, Rev. B
CAT5269
INSTRUCTION AND REGISTER DESCRIPTION
SLAVE ADDRESS BYTE The first byte sent to the CAT5269 from the master/ processor is called the Slave/DPP Address Byte. The most significant four bits of the slave address are a device type identifier. These bits for the CAT5269 are fixed at 0101[B] (refer to Table 1). The next four bits, A3 - A0, are the internal slave address and must match the physical device address which is defined by the state of the A3 - A0 input pins for the CAT5269 to successfully continue the command sequence. Only the device which slave address matches the incoming device address sent by the master executes the instruction. The A3 - A0 inputs can be actively driven by CMOS input signals or tied to VCC or VSS.
INSTRUCTION BYTE The next byte sent to the CAT5269 contains the instruction and register pointer information. The four most significant bits used provide the instruction opcode I3 - I0. The R1 and R0 bits point to one of the four data registers of each associated potentiometer. The least two significant bits point to one of two Wiper Control Registers. The format is shown in Table 2. Data Register Selection Data Register Selected DR0 DR1 R1 0 0 R0 0 1
Figure 6. Write Timing
S T A R T S A C K A C K A C K SLAVE/DPP ADDRESS
Fixed Variable
BUS ACTIVITY: MASTER SDA LINE
INSTRUCTION BYTE
op code
Register Pot1 WCR Address Address
DR1 WCRDATA
S T O P P
5020 FHD F08
Table 1. Identification Byte Format
Device Type Identifier
Slave Address
ID3 0 (MSB)
ID2 1
ID1 0
ID0 1
A3
A2
A1
A0 (LSB)
Table 2. Instruction Byte Format
Instruction Opcode Data Register Selection
WCR/Pot Selection
I3 (MSB)
I2
I1
I0
R1
R0
P1
P0 (LSB)
Document No. 2123, Rev. B
8
CAT5269
WIPER CONTROL AND DATA REGISTERS
Wiper Control Register (WCR) The CAT5269 contains two 8-bit Wiper Control Registers, one for each potentiometer. The Wiper Control Register output is decoded to select one of 256 switches along its resistor array. The contents of the WCR can be altered in four ways: it may be written by the host via Write Wiper Control Register instruction; it may be written by transferring the contents of one of four associated Data Registers via the XFR Data Register instruction, it can be modified one step at a time by the Increment/decrement instruction (see Instruction section for more details). Finally, it is loaded with the content of its data register zero (DR0) upon power-up. The Wiper Control Register is a volatile register that loses its contents when the CAT5269 is powered-down. Although the register is automatically loaded with the value in DR0 upon power-up, this may be different from the value present at power-down. Data Registers (DR) Each potentiometer has four 8-bit non-volatile Data Registers. These can be read or written directly by the host. Data can also be transferred between any of the Table 3. Instruction Set
Instruction Set Instruction Read Wiper Control Register Write Wiper Control Register
Read Data Register Write Data Register XFR Data Register to Wiper Control Register XFR Wiper Control Register to Data Register Gang XFR Data Registers to Wiper Control Registers Gang XFR Wiper Control Registers to Data Register Increment/Decrement Wiper Control Register
Note: 1/0 = data is one or zero I3 I2 I1 I0 R1 R0
four Data Registers and the associated Wiper Control Register. Any data changes in one of the Data Registers is a non-volatile operation and will take a maximum of 10ms. If the application does not require storage of multiple settings for the potentiometer, the Data Registers can be used as standard memory locations for system parameters or user preference data.
INSTRUCTIONS
Four of the nine instructions are three bytes in length. These instructions are: -- Read Wiper Control Register - read the current wiper position of the selected potentiometer in the WCR -- Write Wiper Control Register - change current wiper position in the WCR of the selected potentiometer -- Read Data Register - read the contents of the selected Data Register -- Write Data Register - write a new value to the selected Data Register The basic sequence of the three byte instructions is illustrated in Figure 8. These three-byte instructions
WCR1/ P1
WCR0/ P0
1 1 1 1 1
0 0 0 1 1
0 1 1 0 0
1 0 1 0 1
0 0 1/0 1/0 1/0
0 0 1/0 1/0 1/0
1/0 1/0 1/0 1/0 1/0
1/0 1/0 1/0 1/0 1/0
1
1
1
0
1/0
1/0
1/0
1/0
0
0
0
1
1/0
1/0
0
0
1
0
0
0
1/0
1/0
0
0
0
0
1
0
0
0
1/0
1/0
Operation Read the contents of the Wiper Control Register pointed to by P1-P0 Write new value to the Wiper Control Register pointed to by P1-P0 Read the contents of the Data Register pointed to by P1-P0 and R1-R0 Write new value to the Data Register pointed to by P1-P0 and R1-R0 Transfer the contents of the Data Register pointed to by P1-P0 and R1-R0 to its associated Wiper Control Register Transfer the contents of the Wiper Control Register pointed to by P1-P0 to the Data Register pointed to by R1-R0 Transfer the contents of the Data Registers pointed to by R1-R0 of both pots to their respective Wiper Control Registers Transfer the contents of both Wiper Control Registers to their respective data Registers pointed to by R1-R0 of both pots Enable Increment/decrement of the Control Latch pointed to by P1-P0
9
Document No. 2123, Rev. B
CAT5269
exchange data between the WCR and one of the Data Registers. The WCR controls the position of the wiper. The response of the wiper to this action will be delayed by tWR. A transfer from the WCR (current wiper position), to a Data Register is a write to non-volatile memory and takes a minimum of tWR to complete. The transfer can occur between one of the two potentiometers and one of its associated registers; or the transfer can occur between both potentiometers and one associated register. Four instructions require a two-byte sequence to complete, as illustrated in Figure 7. These instructions transfer data between the host/processor and the CAT5269; either between the host and one of the data registers or directly between the host and the Wiper Control Register. These instructions are: -- XFR Data Register to Wiper Control Register This transfers the contents of one specified Data Register to the associated Wiper Control Register. -- XFR Wiper Control Register to Data Register This transfers the contents of the specified Wiper Control Register to the specified associated Data Register.
-- Gang XFR Data Register to Wiper Control Register This transfers the contents of all specified Data Registers to the associated Wiper Control Registers. -- Gang XFR Wiper Counter Register to Data Register This transfers the contents of all Wiper Control Registers to the specified associated Data Registers. INCREMENT/DECREMENT COMMAND The final command is Increment/Decrement (Figure 9 and 10). The Increment/Decrement command is different from the other commands. Once the command is issued and the CAT5269 has responded with an acknowledge, the master can clock the selected wiper up and/or down in one segment steps; thereby providing a fine tuning capability to the host. For each SCL clock pulse (tHIGH) while SDA is HIGH, the selected wiper will move one resistor segment towards the RH terminal. Similarly, for each SCL clock pulse while SDA is LOW, the selected wiper will move one resistor segment towards the RL terminal. See Instructions format for more detail.
Figure 7. Two-Byte Instruction Sequence
SDA 0 1 0 1 A I3 C K I2 I1 I0 R1 R0 P1 P0 Register Address A C K Pot/WCR Address S T O P
S ID3 ID2 ID1 ID0 A3 A2 A1 A0 T A Internal R Device ID Address T
Instruction Opcode
Figure 8. Three-Byte Instruction Sequence
SDA 0 1 0 1 A2 A0 A I3 C K Internal Address A1 I2 I1 I0 R1 R0 P1 P0 A C K Data Pot/WCR Register Address Address D7 D6 D5 D4 D3 D2 D1 D0 WCR[7:0] or Data Register D[7:0] A C K S T O P
S ID3 ID2 ID1 ID0 A3 T A Device ID R T
Instruction Opcode
Figure 9. Increment/Decrement Instruction Sequence
SDA S T A R T
0
1
0
1 A3 A2 A1 A0 Internal Address A C K I3 I2 I1 I0 A C Pot/WCR K Data Address Register Address R1 R0 P1 P0 I N C 1 I N C 2 I N C n D E C 1 D E C n S T O P
ID3 ID2 ID1 ID0 Device ID
Instruction Opcode
Document No. 2123, Rev. B
10
CAT5269
Figure 10. Increment/Decrement Timing Limits
INC/DEC Command Issued SCL
tWRL
SDA
RW
Voltage Out
INSTRUCTION FORMAT
Read Wiper Control Register (WCR) S T A R T DEVICE ADDRESSES 0 101A AAA 3 210 A C K INSTRUCTION 10 0 10 0PP 10 A C K DATA 76 5 43 210 A C K S T O P
Write Wiper Control Register (WCR) S T A R T DEVICE ADDRESS 0 101A AAA 3 210 A C K A C 10 1 00 0PP K 10 INSTRUCTION DATA 76 5 43 A C 210 K S T O P
Read Data Register (DR) S T A R T DEVICE ADDRESS 0 101A AAA 3 210 A C K A C 10 1 1 R RP P K 1 010 INSTRUCTION DATA 76 5 43 A C 210 K S T O P
Write Data Register (DR) S T A R T DEVICE ADDRESS 0 101A AAA 3 210 A C K A C 11 0 0 R RP P K 1 010 INSTRUCTION DATA 76 5 43 A C 210 K S T O P
11
Document No. 2123, Rev. B
CAT5269
INSTRUCTION FORMAT (continued)
Gang Transfer Data Register (DR) to Wiper Control Register (WCR) S T A R T DEVICE ADDRESS 0 101A AAA 3 210 A C K INSTRUCTION 00 0 1 R R0 0 10 A C K S T O P
Gang Transfer Wiper Control Register (WCR) to Data Register (DR) S T A R T DEVICE ADDRESS 0 101A AAA 3 210 A C K INSTRUCTION 10 0 0 R R0 0 10 A C K S T O P
Transfer Wiper Control Register (WCR) to Data Register (DR) S T A R T DEVICE ADDRESS 0 101A AAA 3 210 A C K A C 11 1 0 R RP P K 1 010 INSTRUCTION S T O P
Transfer Data Register (DR) to Wiper Control Register (WCR) S T A R T DEVICE ADDRESS 0 101A AAA 3 210 A C K A C 11 0 1 R RP P K 1 010 INSTRUCTION S T O P
Increment (I)/Decrement (D) Wiper Control Register (WCR) S T A R T DEVICE ADDRESS 0 101A AAA 3 210 A C K A C 00 1 00 0PP K 10 INSTRUCTION DATA I / I / *** I / I / A C K S T O P
DD
DD
Notes: (1) Any write or transfer to the Non-volatile Data Registers is followed by a high voltage cycle after a STOP has been issued.
Document No. 2123, Rev. B
12
CAT5269
ORDERING INFORMATION
U: TSSOP Y: TSSOP (Lead free, Halogen free)
Notes: (1) The device used in the above example is a CAT5269JI00-TE13 (SOIC, Industrial Temperature, 100K Ohm, Tape & Reel)
PACKAGING INFORMATION 24-LEAD 300 MIL WIDE SOIC (J, W)
0.2914 (7.40) 0.2992 (7.60)
0.394 (10.00) 0.419 (10.65)
0.5985 (15.20) 0.6141 (15.60) 0.0926 (2.35) 0.1043 (2.65) 0.050 (1.27) BSC 0.013 (0.33) 0.020 (0.51)
0.0040 (0.10) 0.0118 (0.30)
0.010 (0.25) X 45 0.029 (0.75) 0.0091 (0.23) 0.0125 (0.32) 0 --8 0.016 (0.40) 0.050 (1.27)
Package Information shown in inches (mm).
13
Document No. 2123, Rev. B
CAT5269
PACKAGING INFORMATION CON'T 24 Lead TSSOP (U)
7.8 + 0.1 -A-
7.72 TYP
6.4 4.4 + 0.1 -B(1.78 TYP)
4.16 TYP
3.2
0.42 TYP 0.65 TYP
PIN #1 INDENT.
0.2 C B A ALL LEAD TIPS
LAND PATTERN RECOMMENDATION
1.1 MAX TYP
0.1 C ALL LEAD TIPS (0.9)
-C0.10 + 0.05 TYP 0.65 TYP 0.19 - 0.30 TYP 0.3 M A B S C S SEE DETAIL A
GAGE PLANE
0.09 - 0.20 TYP
0.25
0-8
o
o
0.6+0.1
SEATING PLANE DETAIL A
Package Information shown in mm.
Document No. 2123, Rev. B
14
REVISION HISTORY
Date 11/18/2003 5/6/2004 Rev. A B Reason Initial issue Added TSSOP package in all areas Updated Functional Diagram Updated Pin Descriptions Updated notes in Absolute Max Ratings Updated Potentiometer Characteristics table Updated DC Characteristics table Added XDCP Timing table Updated Write Cycle LImits table Changed Figure 3 drawing to Start/Stop Condition from Start/Stop Timing Changed Figure 4 title to Acknowlege Condition (from Acknowlege Timing) Updated Table 3 Gang XFR Operation information Corrected Instruction Format for Gang Transfer Data Register (DR) to Wiper Control Register (WCR)
Copyrights, Trademarks and Patents Trademarks and registered trademarks of Catalyst Semiconductor include each of the following:
DPP TM AE2 TM
Catalyst Semiconductor has been issued U.S. and foreign patents and has patent applications pending that protect its products. For a complete list of patents issued to Catalyst Semiconductor contact the Company's corporate office at 408.542.1000.
CATALYST SEMICONDUCTOR MAKES NO WARRANTY, REPRESENTATION OR GUARANTEE, EXPRESS OR IMPLIED, REGARDING THE SUITABILITY OF ITS PRODUCTS FOR ANY PARTICULAR PURPOSE, NOR THAT THE USE OF ITS PRODUCTS WILL NOT INFRINGE ITS INTELLECTUAL PROPERTY RIGHTS OR THE RIGHTS OF THIRD PARTIES WITH RESPECT TO ANY PARTICULAR USE OR APPLICATION AND SPECIFICALLY DISCLAIMS ANY AND ALL LIABILITY ARISING OUT OF ANY SUCH USE OR APPLICATION, INCLUDING BUT NOT LIMITED TO, CONSEQUENTIAL OR INCIDENTAL DAMAGES.
Catalyst Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Catalyst Semiconductor product could create a situation where personal injury or death may occur. Catalyst Semiconductor reserves the right to make changes to or discontinue any product or service described herein without notice. Products with data sheets labeled "Advance Information" or "Preliminary" and other products described herein may not be in production or offered for sale. Catalyst Semiconductor advises customers to obtain the current version of the relevant product information before placing orders. Circuit diagrams illustrate typical semiconductor applications and may not be complete.
Catalyst Semiconductor, Inc. Corporate Headquarters 1250 Borregas Avenue Sunnyvale, CA 94089 Phone: 408.542.1000 Fax: 408.542.1200 www.catalyst-semiconductor.com
Publication #: Revison: Issue date:
2123 B 5/6/04


▲Up To Search▲   

 
Price & Availability of CAT5269YI-50TE13

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X